forked from SmartisanTech/SmartisanOS_Kernel_Source
-
Notifications
You must be signed in to change notification settings - Fork 0
/
gpio-msm-v3.c
232 lines (201 loc) · 6.37 KB
/
gpio-msm-v3.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 and
* only version 2 as published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
*/
#include <linux/bitmap.h>
#include <linux/bitops.h>
#include <linux/delay.h>
#include <linux/gpio.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <mach/msm_iomap.h>
#include <mach/gpiomux.h>
#include "gpio-msm-common.h"
/* Bits of interest in the GPIO_IN_OUT register.
*/
enum {
GPIO_IN_BIT = 0,
GPIO_OUT_BIT = 1
};
/* Bits of interest in the GPIO_INTR_STATUS register.
*/
enum {
INTR_STATUS_BIT = 0,
};
/* Bits of interest in the GPIO_CFG register.
*/
enum {
GPIO_OE_BIT = 9,
};
/* Bits of interest in the GPIO_INTR_CFG register.
*/
enum {
INTR_ENABLE_BIT = 0,
INTR_POL_CTL_BIT = 1,
INTR_DECT_CTL_BIT = 2,
INTR_RAW_STATUS_EN_BIT = 4,
INTR_TARGET_PROC_BIT = 5,
INTR_DIR_CONN_EN_BIT = 8,
};
/*
* There is no 'DC_POLARITY_LO' because the GIC is incapable
* of asserting on falling edge or level-low conditions. Even though
* the registers allow for low-polarity inputs, the case can never arise.
*/
enum {
DC_GPIO_SEL_BIT = 0,
DC_POLARITY_BIT = 8,
};
/*
* When a GPIO triggers, two separate decisions are made, controlled
* by two separate flags.
*
* - First, INTR_RAW_STATUS_EN controls whether or not the GPIO_INTR_STATUS
* register for that GPIO will be updated to reflect the triggering of that
* gpio. If this bit is 0, this register will not be updated.
* - Second, INTR_ENABLE controls whether an interrupt is triggered.
*
* If INTR_ENABLE is set and INTR_RAW_STATUS_EN is NOT set, an interrupt
* can be triggered but the status register will not reflect it.
*/
#define INTR_RAW_STATUS_EN BIT(INTR_RAW_STATUS_EN_BIT)
#define INTR_ENABLE BIT(INTR_ENABLE_BIT)
#define INTR_POL_CTL_HI BIT(INTR_POL_CTL_BIT)
#define INTR_DIR_CONN_EN BIT(INTR_DIR_CONN_EN_BIT)
#define DC_POLARITY_HI BIT(DC_POLARITY_BIT)
#define INTR_TARGET_PROC_APPS (4 << INTR_TARGET_PROC_BIT)
#define INTR_TARGET_PROC_NONE (7 << INTR_TARGET_PROC_BIT)
#define INTR_DECT_CTL_LEVEL (0 << INTR_DECT_CTL_BIT)
#define INTR_DECT_CTL_POS_EDGE (1 << INTR_DECT_CTL_BIT)
#define INTR_DECT_CTL_NEG_EDGE (2 << INTR_DECT_CTL_BIT)
#define INTR_DECT_CTL_DUAL_EDGE (3 << INTR_DECT_CTL_BIT)
#define INTR_DECT_CTL_MASK (3 << INTR_DECT_CTL_BIT)
#define GPIO_CONFIG(gpio) (MSM_TLMM_BASE + 0x1000 + (0x10 * (gpio)))
#define GPIO_IN_OUT(gpio) (MSM_TLMM_BASE + 0x1004 + (0x10 * (gpio)))
#define GPIO_INTR_CFG(gpio) (MSM_TLMM_BASE + 0x1008 + (0x10 * (gpio)))
#define GPIO_INTR_STATUS(gpio) (MSM_TLMM_BASE + 0x100c + (0x10 * (gpio)))
#define GPIO_DIR_CONN_INTR(intr) (MSM_TLMM_BASE + 0x2800 + (0x04 * (intr)))
static inline void set_gpio_bits(unsigned n, void __iomem *reg)
{
__raw_writel(__raw_readl(reg) | n, reg);
}
static inline void clr_gpio_bits(unsigned n, void __iomem *reg)
{
__raw_writel(__raw_readl(reg) & ~n, reg);
}
unsigned __msm_gpio_get_inout(unsigned gpio)
{
return __raw_readl(GPIO_IN_OUT(gpio)) & BIT(GPIO_IN_BIT);
}
void __msm_gpio_set_inout(unsigned gpio, unsigned val)
{
__raw_writel(val ? BIT(GPIO_OUT_BIT) : 0, GPIO_IN_OUT(gpio));
}
void __msm_gpio_set_config_direction(unsigned gpio, int input, int val)
{
if (input) {
clr_gpio_bits(BIT(GPIO_OE_BIT), GPIO_CONFIG(gpio));
} else {
__msm_gpio_set_inout(gpio, val);
set_gpio_bits(BIT(GPIO_OE_BIT), GPIO_CONFIG(gpio));
}
}
void __msm_gpio_set_polarity(unsigned gpio, unsigned val)
{
if (val)
clr_gpio_bits(INTR_POL_CTL_HI, GPIO_INTR_CFG(gpio));
else
set_gpio_bits(INTR_POL_CTL_HI, GPIO_INTR_CFG(gpio));
}
unsigned __msm_gpio_get_intr_status(unsigned gpio)
{
return __raw_readl(GPIO_INTR_STATUS(gpio)) &
BIT(INTR_STATUS_BIT);
}
void __msm_gpio_set_intr_status(unsigned gpio)
{
__raw_writel(0, GPIO_INTR_STATUS(gpio));
}
unsigned __msm_gpio_get_intr_config(unsigned gpio)
{
return __raw_readl(GPIO_INTR_CFG(gpio));
}
void __msm_gpio_set_intr_cfg_enable(unsigned gpio, unsigned val)
{
unsigned cfg;
cfg = __raw_readl(GPIO_INTR_CFG(gpio));
if (val) {
cfg &= ~INTR_DIR_CONN_EN;
cfg |= INTR_ENABLE;
} else {
cfg &= ~INTR_ENABLE;
}
__raw_writel(cfg, GPIO_INTR_CFG(gpio));
}
unsigned __msm_gpio_get_intr_cfg_enable(unsigned gpio)
{
return __msm_gpio_get_intr_config(gpio) & INTR_ENABLE;
}
void __msm_gpio_set_intr_cfg_type(unsigned gpio, unsigned type)
{
unsigned cfg;
/* RAW_STATUS_EN is left on for all gpio irqs. Due to the
* internal circuitry of TLMM, toggling the RAW_STATUS
* could cause the INTR_STATUS to be set for EDGE interrupts.
*/
cfg = INTR_RAW_STATUS_EN | INTR_TARGET_PROC_APPS;
__raw_writel(cfg, GPIO_INTR_CFG(gpio));
cfg &= ~INTR_DECT_CTL_MASK;
if (type == IRQ_TYPE_EDGE_RISING)
cfg |= INTR_DECT_CTL_POS_EDGE;
else if (type == IRQ_TYPE_EDGE_FALLING)
cfg |= INTR_DECT_CTL_NEG_EDGE;
else if (type == IRQ_TYPE_EDGE_BOTH)
cfg |= INTR_DECT_CTL_DUAL_EDGE;
else
cfg |= INTR_DECT_CTL_LEVEL;
if (type & IRQ_TYPE_LEVEL_LOW)
cfg &= ~INTR_POL_CTL_HI;
else
cfg |= INTR_POL_CTL_HI;
__raw_writel(cfg, GPIO_INTR_CFG(gpio));
/* Sometimes it might take a little while to update
* the interrupt status after the RAW_STATUS is enabled
* We clear the interrupt status before enabling the
* interrupt in the unmask call-back.
*/
udelay(5);
}
void __gpio_tlmm_config(unsigned config)
{
unsigned flags;
unsigned gpio = GPIO_PIN(config);
flags = ((GPIO_DIR(config) << 9) & (0x1 << 9)) |
((GPIO_DRVSTR(config) << 6) & (0x7 << 6)) |
((GPIO_FUNC(config) << 2) & (0xf << 2)) |
((GPIO_PULL(config) & 0x3));
__raw_writel(flags, GPIO_CONFIG(gpio));
}
void __msm_gpio_install_direct_irq(unsigned gpio, unsigned irq,
unsigned int input_polarity)
{
unsigned cfg;
set_gpio_bits(BIT(GPIO_OE_BIT), GPIO_CONFIG(gpio));
cfg = __raw_readl(GPIO_INTR_CFG(gpio));
cfg &= ~(INTR_TARGET_PROC_NONE | INTR_RAW_STATUS_EN | INTR_ENABLE);
cfg |= INTR_TARGET_PROC_APPS | INTR_DIR_CONN_EN;
__raw_writel(cfg, GPIO_INTR_CFG(gpio));
cfg = gpio;
if (input_polarity)
cfg |= DC_POLARITY_HI;
__raw_writel(cfg, GPIO_DIR_CONN_INTR(irq));
}