From 068549b75742bec3bd4bb2f970a64ad2037ec321 Mon Sep 17 00:00:00 2001 From: Craig Topper Date: Tue, 21 Feb 2017 07:32:14 +0000 Subject: [PATCH] [X86] Add an AVX command line and regenerate AES intrinsics test using the update_llc_test_checks.py git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@295701 91177308-0d34-0410-b5e6-96231b3b80d8 --- test/CodeGen/X86/aes_intrinsics.ll | 64 ++++++++++++++++++++++++++---- 1 file changed, 57 insertions(+), 7 deletions(-) diff --git a/test/CodeGen/X86/aes_intrinsics.ll b/test/CodeGen/X86/aes_intrinsics.ll index fc1a2cc61289..fc3d55a05429 100644 --- a/test/CodeGen/X86/aes_intrinsics.ll +++ b/test/CodeGen/X86/aes_intrinsics.ll @@ -1,7 +1,17 @@ -; RUN: llc < %s -mtriple=i386-apple-darwin -mattr=+aes,-avx | FileCheck %s +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc < %s -mtriple=i386-apple-darwin -mattr=+aes,-avx -show-mc-encoding | FileCheck %s +; RUN: llc < %s -mtriple=i386-apple-darwin -mattr=+aes,+avx -show-mc-encoding | FileCheck %s --check-prefix=VCHECK define <2 x i64> @test_x86_aesni_aesdec(<2 x i64> %a0, <2 x i64> %a1) { - ; CHECK: aesdec +; CHECK-LABEL: test_x86_aesni_aesdec: +; CHECK: ## BB#0: +; CHECK-NEXT: aesdec %xmm1, %xmm0 ## encoding: [0x66,0x0f,0x38,0xde,0xc1] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aesdec: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaesdec %xmm1, %xmm0, %xmm0 ## encoding: [0xc4,0xe2,0x79,0xde,0xc1] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aesdec(<2 x i64> %a0, <2 x i64> %a1) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res } @@ -9,7 +19,15 @@ declare <2 x i64> @llvm.x86.aesni.aesdec(<2 x i64>, <2 x i64>) nounwind readnone define <2 x i64> @test_x86_aesni_aesdeclast(<2 x i64> %a0, <2 x i64> %a1) { - ; CHECK: aesdeclast +; CHECK-LABEL: test_x86_aesni_aesdeclast: +; CHECK: ## BB#0: +; CHECK-NEXT: aesdeclast %xmm1, %xmm0 ## encoding: [0x66,0x0f,0x38,0xdf,0xc1] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aesdeclast: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaesdeclast %xmm1, %xmm0, %xmm0 ## encoding: [0xc4,0xe2,0x79,0xdf,0xc1] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aesdeclast(<2 x i64> %a0, <2 x i64> %a1) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res } @@ -17,7 +35,15 @@ declare <2 x i64> @llvm.x86.aesni.aesdeclast(<2 x i64>, <2 x i64>) nounwind read define <2 x i64> @test_x86_aesni_aesenc(<2 x i64> %a0, <2 x i64> %a1) { - ; CHECK: aesenc +; CHECK-LABEL: test_x86_aesni_aesenc: +; CHECK: ## BB#0: +; CHECK-NEXT: aesenc %xmm1, %xmm0 ## encoding: [0x66,0x0f,0x38,0xdc,0xc1] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aesenc: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaesenc %xmm1, %xmm0, %xmm0 ## encoding: [0xc4,0xe2,0x79,0xdc,0xc1] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aesenc(<2 x i64> %a0, <2 x i64> %a1) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res } @@ -25,7 +51,15 @@ declare <2 x i64> @llvm.x86.aesni.aesenc(<2 x i64>, <2 x i64>) nounwind readnone define <2 x i64> @test_x86_aesni_aesenclast(<2 x i64> %a0, <2 x i64> %a1) { - ; CHECK: aesenclast +; CHECK-LABEL: test_x86_aesni_aesenclast: +; CHECK: ## BB#0: +; CHECK-NEXT: aesenclast %xmm1, %xmm0 ## encoding: [0x66,0x0f,0x38,0xdd,0xc1] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aesenclast: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaesenclast %xmm1, %xmm0, %xmm0 ## encoding: [0xc4,0xe2,0x79,0xdd,0xc1] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aesenclast(<2 x i64> %a0, <2 x i64> %a1) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res } @@ -33,7 +67,15 @@ declare <2 x i64> @llvm.x86.aesni.aesenclast(<2 x i64>, <2 x i64>) nounwind read define <2 x i64> @test_x86_aesni_aesimc(<2 x i64> %a0) { - ; CHECK: aesimc +; CHECK-LABEL: test_x86_aesni_aesimc: +; CHECK: ## BB#0: +; CHECK-NEXT: aesimc %xmm0, %xmm0 ## encoding: [0x66,0x0f,0x38,0xdb,0xc0] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aesimc: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaesimc %xmm0, %xmm0 ## encoding: [0xc4,0xe2,0x79,0xdb,0xc0] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aesimc(<2 x i64> %a0) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res } @@ -41,7 +83,15 @@ declare <2 x i64> @llvm.x86.aesni.aesimc(<2 x i64>) nounwind readnone define <2 x i64> @test_x86_aesni_aeskeygenassist(<2 x i64> %a0) { - ; CHECK: aeskeygenassist +; CHECK-LABEL: test_x86_aesni_aeskeygenassist: +; CHECK: ## BB#0: +; CHECK-NEXT: aeskeygenassist $7, %xmm0, %xmm0 ## encoding: [0x66,0x0f,0x3a,0xdf,0xc0,0x07] +; CHECK-NEXT: retl ## encoding: [0xc3] +; +; VCHECK-LABEL: test_x86_aesni_aeskeygenassist: +; VCHECK: ## BB#0: +; VCHECK-NEXT: vaeskeygenassist $7, %xmm0, %xmm0 ## encoding: [0xc4,0xe3,0x79,0xdf,0xc0,0x07] +; VCHECK-NEXT: retl ## encoding: [0xc3] %res = call <2 x i64> @llvm.x86.aesni.aeskeygenassist(<2 x i64> %a0, i8 7) ; <<2 x i64>> [#uses=1] ret <2 x i64> %res }