Skip to content

Commit babc1f3

Browse files
franciscoIglesiaspm215
authored andcommittedDec 13, 2017
xlnx-zcu102: Add support for the ZynqMP QSPI
Add support for the ZynqMP QSPI (consisting of the Generic QSPI and Legacy QSPI) and connect Numonyx n25q512a11 flashes to it. Signed-off-by: Francisco Iglesias <[email protected]> Reviewed-by: Alistair Francis <[email protected]> Reviewed-by: Edgar E. Iglesias <[email protected]> Tested-by: Edgar E. Iglesias <[email protected]> Reviewed-by: Philippe Mathieu-Daudé <[email protected]> Message-id: [email protected] Signed-off-by: Peter Maydell <[email protected]>
1 parent c95997a commit babc1f3

File tree

3 files changed

+54
-0
lines changed

3 files changed

+54
-0
lines changed
 

‎hw/arm/xlnx-zcu102.c

+23
Original file line numberDiff line numberDiff line change
@@ -151,6 +151,29 @@ static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine)
151151
sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi[i]), 1, cs_line);
152152
}
153153

154+
for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_FLASH; i++) {
155+
SSIBus *spi_bus;
156+
DeviceState *flash_dev;
157+
qemu_irq cs_line;
158+
DriveInfo *dinfo = drive_get_next(IF_MTD);
159+
int bus = i / XLNX_ZYNQMP_NUM_QSPI_BUS_CS;
160+
gchar *bus_name = g_strdup_printf("qspi%d", bus);
161+
162+
spi_bus = (SSIBus *)qdev_get_child_bus(DEVICE(&s->soc), bus_name);
163+
g_free(bus_name);
164+
165+
flash_dev = ssi_create_slave_no_init(spi_bus, "n25q512a11");
166+
if (dinfo) {
167+
qdev_prop_set_drive(flash_dev, "drive", blk_by_legacy_dinfo(dinfo),
168+
&error_fatal);
169+
}
170+
qdev_init_nofail(flash_dev);
171+
172+
cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
173+
174+
sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.qspi), i + 1, cs_line);
175+
}
176+
154177
/* TODO create and connect IDE devices for ide_drive_get() */
155178

156179
xlnx_zcu102_binfo.ram_size = ram_size;

‎hw/arm/xlnx-zynqmp.c

+26
Original file line numberDiff line numberDiff line change
@@ -40,6 +40,10 @@
4040
#define SATA_ADDR 0xFD0C0000
4141
#define SATA_NUM_PORTS 2
4242

43+
#define QSPI_ADDR 0xff0f0000
44+
#define LQSPI_ADDR 0xc0000000
45+
#define QSPI_IRQ 15
46+
4347
#define DP_ADDR 0xfd4a0000
4448
#define DP_IRQ 113
4549

@@ -171,6 +175,9 @@ static void xlnx_zynqmp_init(Object *obj)
171175
qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default());
172176
}
173177

178+
object_initialize(&s->qspi, sizeof(s->qspi), TYPE_XLNX_ZYNQMP_QSPIPS);
179+
qdev_set_parent_bus(DEVICE(&s->qspi), sysbus_get_default());
180+
174181
object_initialize(&s->dp, sizeof(s->dp), TYPE_XLNX_DP);
175182
qdev_set_parent_bus(DEVICE(&s->dp), sysbus_get_default());
176183

@@ -411,6 +418,25 @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
411418
g_free(bus_name);
412419
}
413420

421+
object_property_set_bool(OBJECT(&s->qspi), true, "realized", &err);
422+
sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
423+
sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
424+
sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
425+
426+
for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
427+
gchar *bus_name;
428+
gchar *target_bus;
429+
430+
/* Alias controller SPI bus to the SoC itself */
431+
bus_name = g_strdup_printf("qspi%d", i);
432+
target_bus = g_strdup_printf("spi%d", i);
433+
object_property_add_alias(OBJECT(s), bus_name,
434+
OBJECT(&s->qspi), target_bus,
435+
&error_abort);
436+
g_free(bus_name);
437+
g_free(target_bus);
438+
}
439+
414440
object_property_set_bool(OBJECT(&s->dp), true, "realized", &err);
415441
if (err) {
416442
error_propagate(errp, err);

‎include/hw/arm/xlnx-zynqmp.h

+5
Original file line numberDiff line numberDiff line change
@@ -40,6 +40,10 @@
4040
#define XLNX_ZYNQMP_NUM_SDHCI 2
4141
#define XLNX_ZYNQMP_NUM_SPIS 2
4242

43+
#define XLNX_ZYNQMP_NUM_QSPI_BUS 2
44+
#define XLNX_ZYNQMP_NUM_QSPI_BUS_CS 2
45+
#define XLNX_ZYNQMP_NUM_QSPI_FLASH 4
46+
4347
#define XLNX_ZYNQMP_NUM_OCM_BANKS 4
4448
#define XLNX_ZYNQMP_OCM_RAM_0_ADDRESS 0xFFFC0000
4549
#define XLNX_ZYNQMP_OCM_RAM_SIZE 0x10000
@@ -83,6 +87,7 @@ typedef struct XlnxZynqMPState {
8387
SysbusAHCIState sata;
8488
SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI];
8589
XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS];
90+
XlnxZynqMPQSPIPS qspi;
8691
XlnxDPState dp;
8792
XlnxDPDMAState dpdma;
8893

0 commit comments

Comments
 (0)