Skip to content

Commit

Permalink
Fix formatting and coding style.
Browse files Browse the repository at this point in the history
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@234084 91177308-0d34-0410-b5e6-96231b3b80d8
  • Loading branch information
echristo committed Apr 4, 2015
1 parent 4ed0907 commit fcd5ea3
Showing 1 changed file with 12 additions and 15 deletions.
27 changes: 12 additions & 15 deletions include/llvm/Target/TargetSubtargetInfo.h
Original file line number Diff line number Diff line change
Expand Up @@ -42,15 +42,17 @@ template <typename T> class SmallVectorImpl;
/// be exposed through a TargetSubtargetInfo-derived class.
///
class TargetSubtargetInfo : public MCSubtargetInfo {
TargetSubtargetInfo(const TargetSubtargetInfo&) = delete;
void operator=(const TargetSubtargetInfo&) = delete;
TargetSubtargetInfo(const TargetSubtargetInfo &) = delete;
void operator=(const TargetSubtargetInfo &) = delete;

protected: // Can only create subclasses...
TargetSubtargetInfo();

public:
// AntiDepBreakMode - Type of anti-dependence breaking that should
// be performed before post-RA scheduling.
typedef enum { ANTIDEP_NONE, ANTIDEP_CRITICAL, ANTIDEP_ALL } AntiDepBreakMode;
typedef SmallVectorImpl<const TargetRegisterClass*> RegClassVector;
typedef SmallVectorImpl<const TargetRegisterClass *> RegClassVector;

virtual ~TargetSubtargetInfo();

Expand Down Expand Up @@ -89,8 +91,9 @@ class TargetSubtargetInfo : public MCSubtargetInfo {
/// MCSchedClassDesc with the isVariant property. This may return the ID of
/// another variant SchedClass, but repeated invocation must quickly terminate
/// in a nonvariant SchedClass.
virtual unsigned resolveSchedClass(unsigned SchedClass, const MachineInstr *MI,
const TargetSchedModel* SchedModel) const {
virtual unsigned resolveSchedClass(unsigned SchedClass,
const MachineInstr *MI,
const TargetSchedModel *SchedModel) const {
return 0;
}

Expand Down Expand Up @@ -128,20 +131,16 @@ class TargetSubtargetInfo : public MCSubtargetInfo {
/// scheduling heuristics (no custom MachineSchedStrategy) to make
/// changes to the generic scheduling policy.
virtual void overrideSchedPolicy(MachineSchedPolicy &Policy,
MachineInstr *begin,
MachineInstr *end,
MachineInstr *begin, MachineInstr *end,
unsigned NumRegionInstrs) const {}

// \brief Perform target specific adjustments to the latency of a schedule
// dependency.
virtual void adjustSchedDependency(SUnit *def, SUnit *use,
SDep& dep) const { }
virtual void adjustSchedDependency(SUnit *def, SUnit *use, SDep &dep) const {}

// For use with PostRAScheduling: get the anti-dependence breaking that should
// be performed before post-RA scheduling.
virtual AntiDepBreakMode getAntiDepBreakMode() const {
return ANTIDEP_NONE;
}
virtual AntiDepBreakMode getAntiDepBreakMode() const { return ANTIDEP_NONE; }

// For use with PostRAScheduling: in CriticalPathRCs, return any register
// classes that should only be considered for anti-dependence breaking if they
Expand Down Expand Up @@ -177,9 +176,7 @@ class TargetSubtargetInfo : public MCSubtargetInfo {
}

/// Enable tracking of subregister liveness in register allocator.
virtual bool enableSubRegLiveness() const {
return false;
}
virtual bool enableSubRegLiveness() const { return false; }
};

} // End llvm namespace
Expand Down

0 comments on commit fcd5ea3

Please sign in to comment.