Skip to content

Commit

Permalink
cleanup: Fix typos and misspellings in various files.
Browse files Browse the repository at this point in the history
Recieve/Receive
recieve/receive
Interupt/Interrupt
interupt/interrupt
Addres/Address
addres/address

Signed-off-by: Mike Williams <[email protected]>
  • Loading branch information
mikebwilliams authored and wdenx committed Jul 28, 2011
1 parent 2469c4b commit 1626308
Show file tree
Hide file tree
Showing 48 changed files with 57 additions and 57 deletions.
4 changes: 2 additions & 2 deletions arch/arm/cpu/arm720t/lpc2292/mmc_hw.c
Original file line number Diff line number Diff line change
Expand Up @@ -148,7 +148,7 @@ unsigned char mmc_read_sector (unsigned long addr,unsigned char *Buffer)
/* Command 16 to read aBlocks from the MMC/SD - caed */
unsigned char CMD[] = {0x51,0x00,0x00,0x00,0x00,0xFF};

/* The addres on the MMC/SD-card is in bytes,
/* The address on the MMC/SD-card is in bytes,
addr is transformed from blocks to bytes and the result is
placed into the command */

Expand All @@ -173,7 +173,7 @@ unsigned char mmc_write_sector (unsigned long addr,unsigned char *Buffer)
/* Command 24 to write a block to the MMC/SD - card */
unsigned char CMD[] = {0x58, 0x00, 0x00, 0x00, 0x00, 0xFF};

/* The addres on the MMC/SD-card is in bytes,
/* The address on the MMC/SD-card is in bytes,
addr is transformed from blocks to bytes and the result is
placed into the command */

Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/arm720t/start.S
Original file line number Diff line number Diff line change
Expand Up @@ -274,7 +274,7 @@ _dynsym_start_ofs:

#if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_ARMADILLO)

/* Interupt-Controller base addresses */
/* Interrupt-Controller base addresses */
INTMR1: .word 0x80000280 @ 32 bit size
INTMR2: .word 0x80001280 @ 16 bit size
INTMR3: .word 0x80002280 @ 8 bit size
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/arm920t/at91/timer.c
Original file line number Diff line number Diff line change
Expand Up @@ -59,7 +59,7 @@ int timer_init(void)
when the value in TC_RC is reached */
writel(AT91_TC_CMR_TCCLKS_CLOCK1 | AT91_TC_CMR_CPCTRG, &tc->tc[0].cmr);

writel(0xFFFFFFFF, &tc->tc[0].idr); /* disable interupts */
writel(0xFFFFFFFF, &tc->tc[0].idr); /* disable interrupts */
writel(TIMER_LOAD_VAL, &tc->tc[0].rc);

writel(AT91_TC_CCR_SWTRG | AT91_TC_CCR_CLKEN, &tc->tc[0].ccr);
Expand Down
4 changes: 2 additions & 2 deletions arch/arm/cpu/arm920t/start.S
Original file line number Diff line number Diff line change
Expand Up @@ -142,11 +142,11 @@ copyex:

# if defined(CONFIG_S3C2400)
# define pWTCON 0x15300000
# define INTMSK 0x14400008 /* Interupt-Controller base addresses */
# define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
# define CLKDIVN 0x14800014 /* clock divisor register */
#else
# define pWTCON 0x53000000
# define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
# define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
# define INTSUBMSK 0x4A00001C
# define CLKDIVN 0x4C000014 /* clock divisor register */
# endif
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/ixp/npe/IxQMgrDispatcher.c
Original file line number Diff line number Diff line change
Expand Up @@ -386,7 +386,7 @@ ixQMgrNotificationEnable (IxQMgrQId qId,
&dispatchQInfo[qId].statusMask);


/* Set the interupt source is this queue is in the range 0-31 */
/* Set the interrupt source is this queue is in the range 0-31 */
if (qId < IX_QMGR_MIN_QUEUPP_QID)
{
ixQMgrAqmIfIntSrcSelWrite (qId, srcSel);
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/ixp/npe/include/IxEthAcc_p.h
Original file line number Diff line number Diff line change
Expand Up @@ -279,7 +279,7 @@ typedef struct
BOOL portInitialized;
UINT32 npeId; /**< NpeId for this port */
IxEthAccTxDataInfo ixEthAccTxData; /**< Transmit data control structures */
IxEthAccRxDataInfo ixEthAccRxData; /**< Recieve data control structures */
IxEthAccRxDataInfo ixEthAccRxData; /**< Receive data control structures */
} IxEthAccPortDataInfo;

extern IxEthAccPortDataInfo ixEthAccPortData[];
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/ixp/npe/include/IxNpeA.h
Original file line number Diff line number Diff line change
Expand Up @@ -717,7 +717,7 @@ typedef struct
*/
typedef struct
{
UINT32 rxBitField; /**< Recieved bit field */
UINT32 rxBitField; /**< Received bit field */
UINT32 atmCellHeader; /**< ATM Cell Header */
UINT32 rsvdWord0; /**< Reserved field */
UINT16 currMbufLen; /**< Mbuf Length */
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/ixp/npe/include/IxQMgr.h
Original file line number Diff line number Diff line change
Expand Up @@ -570,7 +570,7 @@ typedef enum
* @brief Queue interrupt source select.
*
* This enum defines the different source conditions on a queue that result in
* an interupt being fired by the AQM. Interrupt source is configurable for
* an interrupt being fired by the AQM. Interrupt source is configurable for
* queues 0-31 only. The interrupt source for queues 32-63 is hardwired to the
* NE(Nearly Empty) status flag.
*
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/ixp/npe/include/IxQueueAssignments.h
Original file line number Diff line number Diff line change
Expand Up @@ -404,7 +404,7 @@
*
* @def IX_ETH_ACC_RX_FRAME_ETH_Q
*
* @brief Eth0/Eth1 NPE Frame Recieve Q.
* @brief Eth0/Eth1 NPE Frame Receive Q.
*
* @note THIS IS NOT USED - the Rx queues are read from EthDB QoS configuration
*
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/lh7a40x/start.S
Original file line number Diff line number Diff line change
Expand Up @@ -124,7 +124,7 @@ reset:
msr cpsr,r0

#define pWDTCTL 0x80001400 /* Watchdog Timer control register */
#define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
#define pINTENC 0x8000050C /* Interrupt-Controller enable clear register */
#define pCLKSET 0x80000420 /* clock divisor register */

/* disable watchdog, set watchdog control register to
Expand Down
2 changes: 1 addition & 1 deletion arch/arm/cpu/sa1100/start.S
Original file line number Diff line number Diff line change
Expand Up @@ -263,7 +263,7 @@ _dynsym_start_ofs:
*/


/* Interupt-Controller base address */
/* Interrupt-Controller base address */
IC_BASE: .word 0x90050000
#define ICMR 0x04

Expand Down
2 changes: 1 addition & 1 deletion arch/m68k/include/asm/fec.h
Original file line number Diff line number Diff line change
Expand Up @@ -39,7 +39,7 @@ typedef struct cpm_buf_desc {
uint cbd_bufaddr; /* Buffer address in host memory */
} cbd_t;

#define BD_SC_EMPTY ((ushort)0x8000) /* Recieve is empty */
#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
Expand Down
2 changes: 1 addition & 1 deletion arch/powerpc/include/asm/cpm_8260.h
Original file line number Diff line number Diff line change
Expand Up @@ -117,7 +117,7 @@ typedef struct cpm_buf_desc {
uint cbd_bufaddr; /* Buffer address in host memory */
} cbd_t;

#define BD_SC_EMPTY ((ushort)0x8000) /* Recieve is empty */
#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
Expand Down
2 changes: 1 addition & 1 deletion arch/powerpc/include/asm/cpm_85xx.h
Original file line number Diff line number Diff line change
Expand Up @@ -110,7 +110,7 @@ typedef struct cpm_buf_desc {
uint cbd_bufaddr; /* Buffer address in host memory */
} cbd_t;

#define BD_SC_EMPTY ((ushort)0x8000) /* Recieve is empty */
#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
Expand Down
4 changes: 2 additions & 2 deletions arch/powerpc/include/asm/ppc440ep_gr.h
Original file line number Diff line number Diff line change
Expand Up @@ -182,7 +182,7 @@
#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */

#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
#define PRADV_MASK 0x07000000 /* Primary Divisor A */
#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
Expand All @@ -192,7 +192,7 @@
#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
Expand Down
4 changes: 2 additions & 2 deletions arch/powerpc/include/asm/ppc440epx_grx.h
Original file line number Diff line number Diff line change
Expand Up @@ -398,7 +398,7 @@
#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */

#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
#define PRADV_MASK 0x07000000 /* Primary Divisor A */
#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
Expand All @@ -408,7 +408,7 @@
#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
Expand Down
4 changes: 2 additions & 2 deletions arch/powerpc/include/asm/ppc440gx.h
Original file line number Diff line number Diff line change
Expand Up @@ -71,7 +71,7 @@
#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */

#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
#define PRADV_MASK 0x07000000 /* Primary Divisor A */
#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
Expand All @@ -81,7 +81,7 @@
#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
Expand Down
4 changes: 2 additions & 2 deletions arch/powerpc/include/asm/ppc440sp.h
Original file line number Diff line number Diff line change
Expand Up @@ -67,7 +67,7 @@
#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */

#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
#define PRADV_MASK 0x07000000 /* Primary Divisor A */
#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
Expand All @@ -77,7 +77,7 @@
#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
Expand Down
4 changes: 2 additions & 2 deletions arch/powerpc/include/asm/ppc440spe.h
Original file line number Diff line number Diff line change
Expand Up @@ -83,7 +83,7 @@
#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */

#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
#define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
#define PRADV_MASK 0x07000000 /* Primary Divisor A */
#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
Expand All @@ -93,7 +93,7 @@
#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
Expand Down
2 changes: 1 addition & 1 deletion arch/sparc/cpu/leon3/usb_uhci.c
Original file line number Diff line number Diff line change
Expand Up @@ -70,7 +70,7 @@
*
* Interrupt Transfers.
* --------------------
* For Interupt transfers USB_MAX_TEMP_INT_TD Transfer descriptor are available. They
* For Interrupt transfers USB_MAX_TEMP_INT_TD Transfer descriptor are available. They
* will be inserted after the appropriate (depending the interval setting) skeleton TD.
* If an interrupt has been detected the dev->irqhandler is called. The status and number
* of transfered bytes is stored in dev->irq_status resp. dev->irq_act_len. If the
Expand Down
2 changes: 1 addition & 1 deletion arch/x86/cpu/start.S
Original file line number Diff line number Diff line change
Expand Up @@ -66,7 +66,7 @@ _start:
movw %ax, %es
movw %ax, %ss

/* Clear the interupt vectors */
/* Clear the interrupt vectors */
lidt blank_idt_ptr

/* Early platform init (setup gpio, etc ) */
Expand Down
2 changes: 1 addition & 1 deletion arch/x86/include/asm/interrupt.h
Original file line number Diff line number Diff line change
Expand Up @@ -32,7 +32,7 @@
/* arch/x86/cpu/interrupts.c */
void set_vector(u8 intnum, void *routine);

/* arch/x86/lib/interupts.c */
/* arch/x86/lib/interrupts.c */
void disable_irq(int irq);
void enable_irq(int irq);

Expand Down
2 changes: 1 addition & 1 deletion board/Marvell/common/bootseq.txt
Original file line number Diff line number Diff line change
Expand Up @@ -62,7 +62,7 @@ in_flash:
remap gt regs?
map PCI mem/io
map device space
clear out interupts
clear out interrupts
init_timebase
env_init
serial_init
Expand Down
2 changes: 1 addition & 1 deletion board/Marvell/common/i2c.c
Original file line number Diff line number Diff line change
Expand Up @@ -420,7 +420,7 @@ i2c_read (uchar dev_addr, unsigned int offset, int alen, uchar * data,
status = i2c_get_data (data, len);
if (status) {
#ifdef DEBUG_I2C
printf ("Data not recieved: 0x%02x\n", status);
printf ("Data not received: 0x%02x\n", status);
#endif
return status;
}
Expand Down
2 changes: 1 addition & 1 deletion board/Marvell/common/ns16550.h
Original file line number Diff line number Diff line change
Expand Up @@ -51,7 +51,7 @@ struct NS16550
#define dlm ier

#define FCR_FIFO_EN 0x01 /*fifo enable*/
#define FCR_RXSR 0x02 /*reciever soft reset*/
#define FCR_RXSR 0x02 /*receiver soft reset*/
#define FCR_TXSR 0x04 /*transmitter soft reset*/


Expand Down
2 changes: 1 addition & 1 deletion board/Marvell/include/mv_gen_reg.h
Original file line number Diff line number Diff line change
Expand Up @@ -2237,7 +2237,7 @@
#define CHANNEL2_REGISTER10 0x9070
#define CHANNEL2_REGISTER11 0x9074

/* MPSCs Interupts */
/* MPSCs Interrupts */

#define MPSC0_CAUSE 0xb824
#define MPSC0_MASK 0xb8a4
Expand Down
2 changes: 1 addition & 1 deletion board/bmw/ns16550.h
Original file line number Diff line number Diff line change
Expand Up @@ -37,7 +37,7 @@ struct NS16550 {
#define afr iirfcrafr

#define FCR_FIFO_EN 0x01 /*fifo enable */
#define FCR_RXSR 0x02 /*reciever soft reset */
#define FCR_RXSR 0x02 /*receiver soft reset */
#define FCR_TXSR 0x04 /*transmitter soft reset */
#define FCR_DMS 0x08 /* DMA Mode Select */

Expand Down
2 changes: 1 addition & 1 deletion board/evb64260/bootseq.txt
Original file line number Diff line number Diff line change
Expand Up @@ -62,7 +62,7 @@ in_flash:
remap gt regs?
map PCI mem/io
map device space
clear out interupts
clear out interrupts
init_timebase
env_init
serial_init
Expand Down
2 changes: 1 addition & 1 deletion board/evb64260/i2c.c
Original file line number Diff line number Diff line change
Expand Up @@ -306,7 +306,7 @@ i2c_read(uchar dev_addr, unsigned int offset, int len, uchar* data,
status = i2c_get_data(data, len);
if (status) {
#ifdef DEBUG_I2C
printf("Data not recieved: 0x%02x\n", status);
printf("Data not received: 0x%02x\n", status);
#endif
return status;
}
Expand Down
2 changes: 1 addition & 1 deletion board/freescale/mpc8266ads/mpc8266ads.c
Original file line number Diff line number Diff line change
Expand Up @@ -392,7 +392,7 @@ phys_size_t initdram(int board_type)
The 11th column addre will still be mucxed correctly onto the bus.
Also be aware that the MPC8266ADS board Rev B has not connected
Row addres 13 to anything.
Row address 13 to anything.
The fix is to connect ADD16 (from U37-47) to SADDR12 (U28-126)
*/
Expand Down
2 changes: 1 addition & 1 deletion board/intercontrol/digsy_mtc/eeprom.h
Original file line number Diff line number Diff line change
Expand Up @@ -27,6 +27,6 @@
#define EEPROM_ADDR_IDENT 0 /* identification word offset */
#define EEPROM_ADDR_LEN_SYS 2 /* system area lenght offset */
#define EEPROM_ADDR_LEN_SYSCFG 4 /* system config area length offset */
#define EEPROM_ADDR_ETHADDR 23 /* ethernet addres offset */
#define EEPROM_ADDR_ETHADDR 23 /* ethernet address offset */

#endif
2 changes: 1 addition & 1 deletion board/mpl/common/usb_uhci.c
Original file line number Diff line number Diff line change
Expand Up @@ -67,7 +67,7 @@
*
* Interrupt Transfers.
* --------------------
* For Interupt transfers USB_MAX_TEMP_INT_TD Transfer descriptor are available. They
* For Interrupt transfers USB_MAX_TEMP_INT_TD Transfer descriptor are available. They
* will be inserted after the appropriate (depending the interval setting) skeleton TD.
* If an interrupt has been detected the dev->irqhandler is called. The status and number
* of transfered bytes is stored in dev->irq_status resp. dev->irq_act_len. If the
Expand Down
2 changes: 1 addition & 1 deletion common/cmd_flash.c
Original file line number Diff line number Diff line change
Expand Up @@ -139,7 +139,7 @@ int flash_sect_roundb (ulong *addr)
} /* bank */
}
if (!found) {
/* error, addres not in flash */
/* error, address not in flash */
printf("Error: end address (0x%08lx) not in flash!\n", *addr);
return 1;
}
Expand Down
2 changes: 1 addition & 1 deletion common/xyzModem.c
Original file line number Diff line number Diff line change
Expand Up @@ -786,7 +786,7 @@ xyzModem_stream_terminate (bool abort, int (*getc) (void))
ZM_DEBUG (zm_dprintf ("Engaging cleanup mode...\n"));
/*
* Consume any trailing crap left in the inbuffer from
* previous recieved blocks. Since very few files are an exact multiple
* previous received blocks. Since very few files are an exact multiple
* of the transfer block size, there will almost always be some gunk here.
* If we don't eat it now, RedBoot will think the user typed it.
*/
Expand Down
4 changes: 2 additions & 2 deletions doc/README.m68k
Original file line number Diff line number Diff line change
Expand Up @@ -111,7 +111,7 @@ CONFIG_SYS_MBAR -- defines the base address of the MCF5272 configuration registe
CONFIG_SYS_INIT_RAM_ADDR
-- defines the base address of the MCF5272 internal SRAM
CONFIG_SYS_ENET_BD_BASE
-- defines the base addres of the FEC buffer descriptors
-- defines the base address of the FEC buffer descriptors

CONFIG_SYS_SCR -- defines the contents of the System Configuration Register
CONFIG_SYS_SPR -- defines the contents of the System Protection Register
Expand All @@ -138,7 +138,7 @@ CONFIG_SYS_INIT_RAM_ADDR
CONFIG_SYS_INT_FLASH_BASE
-- defines the base address of the MCF5282 internal Flash memory
CONFIG_SYS_ENET_BD_BASE
-- defines the base addres of the FEC buffer descriptors
-- defines the base address of the FEC buffer descriptors

CONFIG_SYS_MFD
-- defines the PLL Multiplication Factor Devider
Expand Down
2 changes: 1 addition & 1 deletion doc/README.qemu_mips
Original file line number Diff line number Diff line change
Expand Up @@ -24,7 +24,7 @@ you can downland

#config to build the kernel
qemu_mips_defconfig
#patch to fix mips interupt init on 2.6.24.y kernel
#patch to fix mips interrupt init on 2.6.24.y kernel
qemu_mips_kernel.patch
initrd.gz
vmlinux
Expand Down
2 changes: 1 addition & 1 deletion drivers/net/4xx_enet.c
Original file line number Diff line number Diff line change
Expand Up @@ -1704,7 +1704,7 @@ int enetInt (struct eth_device *dev)
rc = 0;
}

/* handle MAL RX EOB interupt from a receive */
/* handle MAL RX EOB interrupt from a receive */
/* check for EOB on valid channels */
if (uic_mal & UIC_MAL_RXEOB) {
mal_eob = mfdcr(MAL0_RXEOBISR);
Expand Down
Loading

0 comments on commit 1626308

Please sign in to comment.