Skip to content
View u-su's full-sized avatar

Highlights

  • Pro

Block or report u-su

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
u-su/Readme.md

Udara Suraweera Arachchi


Experience

  • Visiting Lecturer (Engineering / IT) - SLTMobitel Nebula Institute of Technology
  • Postgraduate Research Student - FPGR, SLTC Research University
  • Research Intern (Temporary) - VLSI System Design, India
  • Intern (Engineering) - Sri Lanka Telecom PLC
  • Engineering Trainee - Sierra Construction LTD

Notable Skills

Digital Design: RTL Logic Design, IP Design & Integration, HLS, FPGA / SoC, AMD-Xilinx Vivado®
Verification: SystemVerilog UVM, Python, TLM, Verdi®, VCS®
Physical Design: RTL-to-GDSII, DRC, LVS, Fusion Compiler® [DC / ICC2]), Openlane, Skywater SKY130 130-nm PDK
Tech Stack: SystemVerilog, Verilog, VHDL, Embedded C, Tcl / TK, Xilinx Zynq®, Enterprise Linux (Rocky 8.10)

Education

University of Hertfordshire (2020-2022)
Bachelor of Engineering (Honours) Electrical and Electronic Engineering
First-class Honours — December 2022
Accredited by The Engineering Council UK, through The Institution of Engineering and Technology - UK
(Accredited First-degree for CEng)


Liverpool John Moores University (2023-2024)
Master of Science - Embedded Systems and IC Design
Distinction — December 2024
Accredited by The Engineering Council UK, through The Institution of Engineering and Technology - UK
(Accredited Further Learning for CEng)


Research Interests

  • Low-Powered VLSI Implementation for Machine Learning
  • Reconfigurable Hardware Accelerator Systems
  • Optimization of Machine Vision Algorithms

Popular repositories Loading

  1. Workshop-VLSI-SoC-Design Workshop-VLSI-SoC-Design Public

    [NASSCOM/VSD] Digital VLSI SoC Design and Planning Workshop

  2. u-su u-su Public

    Readme