Intel® Performance Counter Monitor (Intel® PCM)
-
Updated
Dec 4, 2024 - C++
Intel® Performance Counter Monitor (Intel® PCM)
A graphical processor simulator and assembly editor for the RISC-V ISA
GPGPU microprocessor architecture
💻 An assembler for custom, user-defined instruction sets! https://hlorenzi.github.io/customasm/web/
RISC-V Guide. Learn all about the RISC-V computer architecture along with the Development Tools and Operating Systems to develop on RISC-V hardware.
WebRISC-V: A Web-Based Education-Oriented RISC-V Pipeline Simulation Environment [PHP]
SST Architectural Simulation Components and Libraries
Lightweight recording and sampling of performance counters for specific code segments directly from your C++ application.
A multi-cycle RISC CPU (processor) like MIPS-CPU architecture in VHDL ( a hardware-side implementation )
Sunflower Full-System Hardware Emulator and Physical System Simulator for Sensor-Driven Systems. Built-in architecture modeling of Hitachi SH (j-core), RISC-V, and more.
Super scalar Processor design
CSC403: Computer Organization and Architecture [COA] & CSL403: Processor Architecture Lab [PAL] <Semester IV>
A collection of my cources, lectures, articles and presentations
A simulation of the Tomasulo algorithm, a hardware algorithm for out-of-order scheduling and execution of computer instructions, written in C++.
Modular Graphical Simulator for Teaching Microprogramming
A MIPS CPU with dual-issue, out-of-order, and 5-stage pipelines
Senior Design Project at UW-Madison ECE
Single Bus Processor - Summer Project 2016
Add a description, image, and links to the processor-architecture topic page so that developers can more easily learn about it.
To associate your repository with the processor-architecture topic, visit your repo's landing page and select "manage topics."